# **Rules and Regulations For M. Tech Project (AR17)**

Project Course shall be evaluated for 200 marks, out of which, 80 marks shall be for Sessional Evaluation and 120 marks for the End Examination (Viva–Voce). Every student shall be required to submit a thesis or dissertation on a topic approved by the Department Project Review Committee (DPRC).

- 1. A DPRC shall be constituted with the Head of the Department, PG Coordinator, Supervisor and two senior faculty members.
- 2. A student is permitted to register for the project work after satisfying the attendance requirements of all the courses in I & II semesters.
- 3. A student has to submit area of interest to the PG Coordinator in the 1<sup>st</sup> week of commencement of III Semester.
- 4. PG Coordinator has to collect area of interest from students and the faculty. He/she has to allot the guide in consultation with HOD. The priority will be given based on the performance of the student in the examinations conducted till date.
- 5. Allotment of guide should be completed by the  $2^{nd}$  week of commencement of III Semester.
- 6. A student has to submit, in consultation with his project supervisor, the title, abstract and plan of action of his project work before DPRC for approval. The student can initiate the Project work, by obtaining the approval from the DPRC. The project duration is for two semesters.
- 7. A student is permitted to submit Project Thesis only after successful completion of theory and practical courses with the approval of DPRC and not earlier than 40 weeks from the date of registration of the project work.
- 8. If a student wishes to change his supervisor or topic of the project, he can do so with the approval of the DPRC. However, the DPRC shall examine whether or not the change of topic / supervisor leads to a major change of his initial plans of project proposal. If yes, his date of registration for the project work starts from the date of change of Supervisor or topic as the case may be.
- 9. A student shall submit his status report with at least 4 reviews (2 reviews per Semester) conducted by the DPRC.
- 10. A student should publish / present the research findings of his/her Project work in the form of research paper to a National or International Peer Reviewed Journal / International Conference with due permission from the supervisor after getting Plagiarism Check.

- 11. The Sessional Evaluation shall be made on the basis of reviews and on the progress of the work evaluated by DPRC.
- 12. Four copies of the Project Thesis certified by the supervisor and HOD shall be submitted to the Exam Section after getting plagiarism check (Similarity index should be less than 50%).
- 13. The external examiner shall be appointed by the Principal from a panel of three examiners, who are eminent in that particular field given by the HOD. The project thesis is sent to the same examiner for the adjudication.
- 14. If the report of the examiner is favorable, Viva–Voce examination shall be conducted by the Guide, HOD & External Examiner who adjudicated the Thesis.
  - (a) Student has to secure 40% of marks in the Viva–Voce examination and a minimum aggregate of 50% of total marks (Viva–Voce examination and Sessional evaluation taken together) to pass.
  - (b) If the report of the Viva–Voce is fail (Viva Voce marks <40%), the student shall retake the Viva–Voce examination only after three months. If he fails to get a satisfactory report at the second Viva–Voce examination, the student has to re-register for the project and complete the project within the stipulated time after taking the approval from the Principal.</p>
- 15. If the report of the examiner is unfavorable, the student shall revise and resubmit the Thesis, in the time frame as decided by the DPRC. If the report of the examiner is unfavorable again, the thesis shall be summarily rejected. The student has to re-register for the project and complete the project within the stipulated time after taking the approval from the Principal.

#### **ORGANIZATION OF THESIS**

- 1. Title page
- 2. Certificate
- 3. Certificate issued by outside organization (if any)
- 4. Acknowledgements
- 5. Abstract
- 6. Index
- 7. List of Figures
- 8. List of Tables
- 9. Body of the thesis as follows:
  - 1. Introduction to the problem
  - 2. State of the Art/Literature Survey
  - 3. Present Work with diagrams
  - 4. Implementation
  - 5. Results along with test cases
  - 6. Conclusions and Future Work
  - 7. Bibliography
  - 8. Appendix I

#### **Guidelines**

- Every copy should be accompanied by a softcopy in CD along with required software and tools
- No. of copies are 04(Four) 1 for Guide, 1 for Department, 1 for Library and 1 copy for student.

#### The following should be used for thesis preparation

- Black cover with Gold printing should be used for binding.
- A4 executive bond paper should be used.
- Page No's should be in the centre with font size 11 and font style Times New Roman.
- A margin of 3.75 cm (1<sup>1</sup>/<sub>2</sub> inch) is to be given on the binding edge while on the other sides it is to be 2.5 cm (1 inch).
- All the text should be in Times New Roman style with 1.5 paragraph spacing.
  - Chapter Names Size 16 Bold
  - Topics of Chapter Size 14
  - Sub Topics Size 12
  - Any Other text Size 11

A Project Report on

## Optimal Placement of Capacitors in Radial Distribution Systems Using Teaching Learning Based Optimization Algorithm

Submitted in partial fulfillment of the requirements for the award of the degree of

**MASTER OF TECHNOLOGY** 

IN

**POWER ELECTRONICS AND DRIVES** 

By

#### APPANA AMMAJI 16A91D5201

Under the guidance of

Dr. K V S R Murthy, Professor & Head - R & D



DEPARTMENT OF ELECTRICAL AND ELECTRONICS ENGINEERING

# **ADITYA ENGINEERING COLLEGE (A)**

An Autonomous Institution (Approved by AICTE, Affiliated to JNTUK, Accredited by NBA, NAAC with 'A' Grade) Aditya Nagar, ADB Road, Surampalem 2017-2021

# **ADITYA ENGINEERING COLLEGE (A)**

An Autonomous Institution (Approved by AICTE, Affiliated to JNTUK, Accredited by NBA, NAAC with 'A' Grade) Aditya Nagar, ADB Road, Surampalem

#### DEPARTMENT OF ELECTRICAL AND ELECTRONICS ENGINEERING



#### CERTIFICATE

This is to certify that the project report entitled "**Optimal Placement of Capacitors in Radial Distribution Systems Using Teaching Learning Based Optimization Algorithm**" is a bonafide record of the project work done by A. AMMAJI (16A91D5201) under my supervision and guidance, in partial fulfillment of the requirements for the award of Degree of Master of Technology in Power Electronics and Drives from JNTU Kakinada.

Dr. K V S R Murthy Project Guide Dr. V. SRINIVASA RAO Head of the Department

#### DECLARATION

I hereby declare that the project "Optimal Placement of Capacitors in Radial Distribution Systems Using Teaching Learning Based Optimization Algorithm" has been carried out by me and this work has been submitted to Aditya Engineering College(A), Surampalem, affiliated to JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY KAKINADA in partial fulfillment of the requirements for the award of degree of Master of Technology.

I further declare that this project work has not been submitted in full or part for the award of any other degree in any other educational institutions.

> A.AMMAJI 16A91D5201

#### ACKNOWLEDGEMENT

I am thankful to my guide **Dr. K. V. S. R. MURTHY**, Professor and Head - R&D who has spared his valuable time. I am indebted to him without whom I would not have successfully completed the project.

I also wish to convey my sincere thanks to Dr. V. SRINIVASA RAO, Professor and HOD of Electrical and Electronics Department for his technical support and valuable suggestions. I also wish to convey my sincere thanks to all faculty of EEE Department for their support and valuable suggestions.

I am thankful to the Dr. M. SREENIVASA REDDY, Principal, Aditya Engineering College for providing appropriate environment required for this project and thankful to Faculty of Electrical and Electronics Engineering Department for this encouragement and cooperation for this successful completion of the project.

> A.AMMAJI 16A91D5201

### Optimal Placement of Capacitors in Radial Distribution Systems Using Teaching Learning Based Optimization Algorithm

#### Abstract:

This project presents Teaching Learning Based Optimization (TLBO) approach to minimize power loss and energy cost by optimal placement of capacitors in radial distribution systems. The proposed algorithm is based on two basic concept of education namely teaching phase and learning phase. In first phase, learners improve their knowledge or ability through the teaching methodology of teacher and in second part learners increase their knowledge by interactions among themselves. To check the feasibility, the proposed method is applied on standard 15, 33, 69 and 85 bus radial distribution systems. Numerical experiments are included to demonstrate that the proposed TLBO can obtain better quality solution than many existing techniques like genetic algorithm (GA), particle swarm optimization (PSO), direct search algorithm (DSA) and mixed integer linear programming (MILP) approach.

# CONTENTS

| Chapter<br>No | Title                                               | Page No. |
|---------------|-----------------------------------------------------|----------|
| 110.          | List of Tables                                      | i        |
|               | List of Figures                                     | ii       |
|               | Abstract                                            | iii      |
| 1             | INTRODUCTION                                        | 1        |
| 2             | LITERATURE SURVEY                                   | 12       |
| 3             | TOPOLOGY BASED LOAD FLOW SOLUTION                   | 13       |
|               | 3.1 Equivalent Current injection                    | 13       |
|               | 3.2 Bus-Injection to Branch-Current matrix(BIBC)    | 13       |
|               | 3.3 Branch-Current to Bus-Voltage matrix(BCBV)      | 14       |
|               | 3.4 Algorithm for Topology Based Load Flow Method   | 15       |
|               | 3.5 Sample Programs for Load Flow Solution          | 17       |
| 4             | IMPLEMENTATION OF TEACHING LEARNING BASED           | 19       |
|               | <b>OPTIMIZATION FOR OPTIMAL CAPACITOR PLACEMENT</b> | 10       |
|               | 4.1 Objective Function                              | 19       |
|               | 4.2 Power Loss Indices                              | 20       |
|               | 4.3 Teaching Learning Based Algorithm               | 20       |
|               | 4.3.1 Teaching Phase                                | 21       |
|               | 4.3.2 Learning Phase                                | 22       |
|               | 4.4 Analysis on 15 Bus System                       | 23       |
|               | 4.5 Analysis on 33 bus System                       | 25       |
|               | 4.6 Analysis on 69 bus System                       | 28       |
|               | 4.7 Analysis on 85 bus System                       | 33       |
| _             | 4.8 Cost Function Calculation                       | 35       |
| 5             | CONCLUSIONS & FUTURE SCOPE                          | 36       |
| 6             | BIBLIOGRAPHY                                        | 38       |
|               | Appendix-I                                          | 39       |
|               | Appendix-II                                         | 40       |
|               | Appendix-III                                        | 41       |

# LIST OF TABLES

| Tab. No. | Label                                                          | Page No. |
|----------|----------------------------------------------------------------|----------|
| 4.1      | Optimal Locations and Sizes of Capacitors on 15 bus system     | 23       |
| 4.2      | Voltages on 15 Bus System before and after Compensation        | 24       |
| 4.3      | Optimal Locations and Sizes of Capacitor on 33 Bus System      | 26       |
| 4.4      | Voltages on 33 Bus system before and after Compensation        | 26       |
| 4.5      | Optimal Locations and Sizes of Capacitors on 69 Bus system     | 29       |
| 4.6      | Voltages on 69 Bus system before and after Compensation        | 31       |
| 4.7      | Optimal Locations and Sizes of Capacitors on 85 Bus system     | 33       |
| 4.8      | Voltages on 85 Bus system before and after Compensation        | 34       |
| 4.9      | Comparison of Cost before and after Compensation including Net | 35       |
|          | saving                                                         |          |
| A1       | Load Data of 15 Bus System                                     | 36       |
| A2       | Load Data of 33 Bus System                                     | 37       |
| A3       | Load Data of 69 Bus System                                     | 38       |
| A4       | Network Data of 69 Bus System                                  | 39       |

# LIST OF FIGURES

| Fig. No. | Label                                                          | Page No. |
|----------|----------------------------------------------------------------|----------|
| 4.1      | The schematic diagram of the 15 bus radial distribution system | 23       |
| 4.2      | Voltage profile before and after capacitor placement on 15 bus | 24       |
|          | System                                                         |          |
| 4.3      | The schematic diagram of the 33 bus radial distribution system | 26       |
| 4.4      | Voltage profile before and after capacitor placement on 33 bus | 27       |
|          | System                                                         |          |
| 4.5      | The schematic diagram of the 69 bus radial distribution system | 30       |
| 4.6      | Voltage profile before and after capacitor placement on 69 bus | 31       |
|          | System                                                         |          |
| 4.7      | The schematic diagram of the 85 bus radial distribution system | 34       |
| 4.8      | Voltage profile before and after capacitor placement on 85     | 34       |
|          | busSystem                                                      |          |